

### CFI-ANALYZER

Control Flow Hijacking detection through Intel PT

Diego Provinciani diegoprovinciani@gmail.com



#### About Me...



#### McAfee - ASDC

- C/C++ Software Developer.
- OffSec TEAM leader.





#### Intel Security - ASDC

- C/C++ Software Developer.
- Script development Bash, PowerShell and Python.



#### Universidad Nacional de Córdoba

- Computer Engineering.
- SysAdmin at Laboratorio de Computación
- ElementaryOS contributor.



#### Agenda

- 1. Return Oriented Programming (ROP).
- 2. Intel Processor Trace.
- 3. PT-DETECTOR detection mechanism.
- 4. Test Tool for validation.
- 5. Control Flow Integrity.
- 6. CFI-ANALYZER.



## Return Oriented Programming (ROP)



#### Control-Flow Attack

Control-flow attacks allow an attacker to subvert the intended execution flow of a program by exploiting a vulnerability.

• <u>Code-Injection Attack</u>: Redirects the intended execution flow of a program to a previously injected malicious executable code.

• <u>Code-Reuse Attack</u>: Redirects the intended execution flow of a program to an unintended execution path inside the original program code.



CBA

BSides

#### NX Bit - W^X Mitigation

#### NO EXECUTABLE CODE ON THE STACK!!!





These features have been part of the Linux kernel mainline since the version 2.6.8.





PaX NX technology can emulate NX functionality or use a hardware NX bit. The Linux kernel still does not ship with PaX.





From Mac OS X 10.4.4 (the first Intel release) onwards.





Starting on Windows XP Service Pack 2 (2004) and Windows Server 2003 Service Pack 1 (2005). "Data Execution Prevention" (DEP).





- Unfortunately, DEP/NX bit/W<sup>X</sup>, whatever you want to call it, is easily subverted on its own.
- Turns out the guy that originally programmed the No Execute Stack patch also quickly developed a technique to defeat it.



#### Code-Reuse Attack (CFG)





#### Ret2Libc... almost ROP





#### Return Oriented Programming (ROP)







#### How many gadgets are needed?

"Some researches shows that existing real-world ROP attacks have at least 17 gadgets, and the length of longest gadget chain of normal execution flows is 10. The threshold for the gadget chain length can be a number from 11 to 16 to reduce the false positive and false negative."

Source: "ROPecker: A Generic and Practical Approach For Defending Against ROP Attack"



#### GOAL 1: Vulnapp detection

```
void printfile(char *filename) {
    char buf[64];
    FILE *fp;
    int filesize;
    fp = fopen(filename, "r");
    if(!fp) {
        printf("Error opening %s\n", filename);
        return:
    fseek(fp, 0, SEEK END);
    filesize = ftell(fp);
    fseek(fp, 0, SEEK SET);
    fgets(buf, filesize+1, fp);
    fclose(fp);
    puts(buf);
```

Let's show a demo!!!



BSides

### Intel Processor Trace



#### Intel PT

• Provides information about the software execution. All the trace information to a memory buffer.

Makes use of special hardware (minimum performance

impact - officially 5%).

REALLY?

- Filtering capabilities.
  - Memory segments. (used for modules)
  - CR3. (filtering by process)



#### Intel PT

- Information provided in "data packets":
  - Timing and synchronization packets.
  - Execution mode packets.
  - Flow execution packets.
- Available from 5<sup>th</sup> Intel Processors Generation.
- Well documented on:

Intel® 64 and IA-32 Architectures Software Developer's Manual - Volume 3 - Chapter 35.



#### Intel PT - Applications

- Process debugging and performance analysis.
   Capabilities included in Intel® System Studio.
- Vulnerability Discovery.
   Richard Johnson & Andrea Alevi: <u>Harnessing Intel</u>
   <u>Processor Trace on Windows for Vulnerability</u>
   <u>Discovery</u>.
- Other security applications.

  Shlomi Oberman and Ron Shina: COFI Break.

  Microsoft Research: GRIFFIN.

  Alex Ionescu and Windows 10 RS5: WinIPT.

  Shanghai University Research: FlowGuard.



CBA

BSides

#### Intel PT - Packet Summary

- PSB → 'Heartbeats' generated at regular intervals.
- TNT → Conditional Branch Taken or Not Taken.
- TIP → Target for indirect branches, interrupts etc.
- FUP → Source for asynchronous events and unintended execution flows.
- PIP → Paging Information Packet. CR3 modifications.
- MODE  $\rightarrow$  Current CPU mode (16/32/64 bits).
- And more...

Let's show a demo!!!



#### Intel PT - TNT Packet

#### 6 Conditional branches

|   | 7 | 6              | 5              | 4              | 3              | 2                     | 1              | 0 |           |
|---|---|----------------|----------------|----------------|----------------|-----------------------|----------------|---|-----------|
| 0 | 1 | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | B <sub>4</sub> | <b>B</b> <sub>5</sub> | B <sub>6</sub> | 0 | Short TNT |

#### 47 Conditional branches

|   | 7               | 6                     | 5               | 4               | 3               | 2               | 1               | 0               |          |
|---|-----------------|-----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------|
| 0 | 0               | 0                     | 0               | 0               | 0               | 0               | 1               | 0               | Long TNT |
| 1 | 1               | 0                     | 1               | 0               | 0               | 0               | 1               | 1               |          |
| 2 | B <sub>40</sub> | B <sub>41</sub>       | B <sub>42</sub> | B <sub>43</sub> | B <sub>44</sub> | B <sub>45</sub> | B <sub>46</sub> | B <sub>47</sub> |          |
| 3 | B <sub>32</sub> | B <sub>33</sub>       | B <sub>34</sub> | B <sub>35</sub> | B <sub>36</sub> | B <sub>37</sub> | B <sub>38</sub> | B <sub>39</sub> |          |
| 4 | B <sub>24</sub> | B <sub>25</sub>       | B <sub>26</sub> | B <sub>27</sub> | B <sub>28</sub> | B <sub>29</sub> | B <sub>30</sub> | B <sub>31</sub> |          |
| 5 | B <sub>16</sub> | B <sub>17</sub>       | B <sub>18</sub> | B <sub>19</sub> | B <sub>20</sub> | B <sub>21</sub> | B <sub>22</sub> | B <sub>23</sub> |          |
| 6 | B <sub>8</sub>  | <b>B</b> <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> |          |
| 7 | 1               | B <sub>1</sub>        | B <sub>2</sub>  | B <sub>3</sub>  | B <sub>4</sub>  | B <sub>5</sub>  | B <sub>6</sub>  | B <sub>7</sub>  |          |



#### Intel PT - TIP Packet

Also valid for: TIP.PGE and TIP.PGD.

|   | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|-----------------|---|---|---|---|---|---|---|--|
| 0 | IPBytes         |   |   | 0 | 1 | 1 | 0 | 1 |  |
| 1 | TargetIP[7:0]   |   |   |   |   |   |   |   |  |
| 2 | TargetIP[15:8]  |   |   |   |   |   |   |   |  |
| 3 | TargetlP[23:16] |   |   |   |   |   |   |   |  |
| 4 | TargetIP[31:24] |   |   |   |   |   |   |   |  |
| 5 | TargetIP[39:32] |   |   |   |   |   |   |   |  |
| 6 | TargetlP[47:40] |   |   |   |   |   |   |   |  |
| 7 | TargetlP[55:48] |   |   |   |   |   |   |   |  |
| 8 | TargetIP[63:56] |   |   |   |   |   |   |   |  |

#### Intel PT - FUP Packet

|   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----------|---|---|---|---|---|---|---|
| 0 | IPBytes   |   |   | 1 | 1 | 1 | 0 | 1 |
| 1 | IP[7:0]   |   |   |   |   |   |   |   |
| 2 | IP[15:8]  |   |   |   |   |   |   |   |
| 3 | IP[23:16] |   |   |   |   |   |   |   |
| 4 | IP[31:24] |   |   |   |   |   |   |   |
| 5 | IP[39:32] |   |   |   |   |   |   |   |
| 6 | IP[47:40] |   |   |   |   |   |   |   |
| 7 | IP[55:48] |   |   |   |   |   |   |   |
| 8 | IP[63:56] |   |   |   |   |   |   |   |



```
int sum (int a, int b, int c) {
    int result = 0;
   result = a + b + c;
   return result;
int main (int argc, char * argv []) {
    int a = 1;
    int b = 2;
   int c = 3;
    int result = 0;
    result = sum (a, b, c);
    printf ("%d + %d + %d = %d", a, b, c, result);
   return 0;
```



```
2: ???????004012bd --> return from __get_initial_narrow_environment
tip.pge
tnt.8
         !!
tip
         1: ????????004010a3 --> return from suma
tip.pgd
         2: ???????76decf70 --> call to acrt iob func
tip.pge
         2: ???????004010f3 --> return from acrt_iob_func
tnt.8
tip.pgd 2: ???????76dd37c0 --> call to __stdio_common_vprintf
mode.exec cs.d
         3: 000000000401065 --> return from __stdio_common_vprintf
tip.pge
         1: ????????????10fc --> return from _vprintf_l
tip
tip
         1: ???????????10c0 --> return from printf
tip
         1: ????????????12c7 --> return from main
```



```
typedef int (*foo) (int, int, int);
int sum (int a, int b, int c) {
    int result = 0;
    result = a + b + c;
   return result;
int main (int argc, char * argv []) {
    int a = 1;
    int b = 2;
   int c = 3;
    int result = 0;
    foo calc = sum;
    result = calc (a, b, c);
    Printf ("d + d + d = d", a, b, c, result);
    return 0;
```



```
2: ???????004012bd --> return from __get_initial_narrow_environment
tip.pge
tip
         1: ???????00401010 --> call to calc pointer
tnt.8
         !!
tip
         1: ???????004010a3 --> return from calc pointer
tip.pgd
         2: ???????76decf70 --> call to acrt_iob_func
tip.pge
         2: ???????004010f3 --> return from acrt_iob_func
tnt.8
tip.pgd 2: ???????76dd37c0 --> call to __stdio_common_vprintf
mode.exec cs.d
         3: 000000000401065 --> return from __stdio_common_vprintf
tip.pge
tip
         1: ????????????10fc --> return from _vprintf_l
         1: ???????????10c0 --> return from printf
tip
tip
         1: ????????????12c7 --> return from main
```



```
typedef int (*foo) (int, int, int);
int sum (int a, int b, int c) {
    int result = 0;
    result = a + b + c;
    \_asm {mov dword ptr ss : [ebp + 4], 0x41414141}
   return result;
int main (int argc, char * argv []) {
    int a = 1;
    int b = 2;
    int c = 3;
    int result = 0;
    foo calc = sum;
    result = calc (a, b, c);
    Printf ("d + d + d = d", a, b, c, result);
    return 0;
```



BSides CBA

```
tip.pge 2: ???????004012bd --> return from __get_initial_narrow_environment
tip 1: ???????00401010 --> call to calc pointer
tnt.8 !!
    1: ???????41414141 --> return from calc pointer
    1: ???????41414141 --> return from calc pointer
```

WHY TIP AND FUP???

#### REMEMBER!!!

tip → shows the "TARGET" instruction pointer

fup → shows the exception "STARTING
ADDRESS".



### PT-DETECTOR



## PT-DETECTOR detection mechanism

A sequence of three couple of packets TIP + FUP is enough to confirm the presence of a ROP chain being executed. Just two triggers some false positives.

Let's show a demo!!!





#### PT-DETECTOR Limitations

The points below mostly refers to limitations of the technology itself

- It can currently monitor any thread of a single user space process.
- Kernel code monitoring is possible but not yet implemented on PT-DETECTOR.
- It increases 10% the usage of the running CPU core when monitoring a single process.
- We don't have visibility of the instructions being executed.



# Test Tool for Validation



#### Why this Test Tool?

• Exploits are very dependent on the environment.

· Limited number of targets to attack.

• Is not user friendly to show Hex values in a demo.



# Test Tool high level architecture





#### Test Tool - DLL Injection

```
HANDLE hProcess = OpenProcess(PROCESS_QUERY_INFORMATION
PROCESS CREATE THREAD | PROCESS VM OPERATION | PROCESS VM WRITE,
FALSE, TargetPID);
LPVOID pszLibFileRemote = (PWSTR)VirtualAllocEx(hProcess, NULL,
dllPathNameSize, MEM COMMIT, PAGE READWRITE);
WriteProcessMemory(hProcess, pszLibFileRemote,
(PVOID)codeToInject.c str(), dllPathNameSize, NULL);
PTHREAD START ROUTINE pfnThreadRtn =
(PTHREAD START ROUTINE)GetProcAddress(GetModuleHandle(TEXT("kernel32
.dll")), "LoadLibraryW");
HANDLE hThread = CreateRemoteThread(hProcess, NULL, 0, pfnThreadRtn,
pszLibFileRemote, 0, NULL);
```



#### Test Tool execution summary

- 1. Get target PID and test case file.
- 2. Inject TestToolAgent.dll into the target memory space.
- 3. Validate test case file.
- 4. Assembly the ROP gadgets using Keystone.
- 5. Request executable memory into the target process
- 6. Write the assembled gadgets on this piece of memory
- 7. Build a payload with the address of each gadget
- 8. Send the payload to the target to be executed as a buffer overflow.

Let's show a demo!!!



BSides

# Control Flow Integrity (CFI)



#### Control Flow Integrity

 Mitigation technique that ensure the right execution flow of a program.

Based on the analysis of Control Flow Graphs.

• The flow execution must follow a right path in a Control Flow Graph.



#### Control Flow Integrity

#### TAG BASED IMPLEMENTATION:

- 1. Enabled by compiler.
- Binary instrumentation.





#### Control Flow Integrity

There are three possibilities to apply CFI:

- 1. CFI for indirect JUMP instructions
- 2. CFI for indirect CALLS
- 3. CFI for function returns



# Control Flow Integrity - JUMPs and CALLs





#### Microsoft CFG

- · CFI implementation just for Indirect CALLs.
- Target address is passed to the \_guard\_check\_icall function.
- In Windows 10, which does have CFG support, it points to ntdl!!LdrpValidateUserCallTarget. This function takes a target address as argument and does the following:
  - Access a bitmap (called CFGBitmap) which represents the starting location of all the functions in the process space.
  - Then, convert the target address to one bit in CFGBitmap.



CBA

BSides

#### Microsoft CFG Implementation

```
typedef int(*fun_t) (int);
     ⊟int foo(int a)
           printf("Hello team member: %d\n", a);
11
           return a:
     ⊟class CTargetObject
       public:
           fun t fun;
     ⊡int main()
           int i = 0;
           CTargetObject* o array = new CTargetObject[5];
           for (i = 0; i < 5; i++)
               o array[i]. fun = foo;
           o_array[0]._fun(1);
           return 0;
```

#### Building with /guard:cf

```
mov esi,esp
push 1
mov ecx.4
imul edx,ecx,0
mov eax, dword ptr ss:[ebp-8]
mov ecx, dword ptr ds: [eax+edx]
mov dword ptr ss: [ebp-10], ecx
mov edi.esp
mov ecx,dword ptr s.[eop-10]

call dword pt ds:[<_guard_check_icall_fptr>
call <cfg.ILT+688(__RTC_CheckEsp)>
call dword ptr ss:[ebp-10]
add esp,4
cmp esi,esp
call <cfg.ILT+688(__RTC_CheckEsp)>
xor eax, eax
pop edi
pop esi
add esp,10
cmp ebp,esp
call <cfg.ILT+688(__RTC_CheckEsp)>
mov esp,ebp
pop ebp
ret
```



#### Microsoft CFG Limitations

Mitigation Out of scope In scope · Hijacking control flow via return address corruption Bypasses related to limitations of coarsegrained CFI (e.g. calling functions out of context) Leveraging non-CFG images · Bypasses that rely on modifying or corrupting read-only memory Control Flow Techniques that make it possible to gain control of the instruction · Bypasses that rely on CONTEXT record pointer through an indirect call in a process that has enabled CFG. Guard (CFG) corruption Bypasses that rely on race conditions or exception handling Bypasses that rely on thread suspension Instances of missing CFG instrumentation prior to an indirect call Code replacement attacks

# Control Flow Integrity - RETs problem









## Control Flow Integrity - RETs shadow stack





#### Intel CET

- Control-flow Enforcement Technology (CET).
- Two components:
  - Shadow Stack (SHSTK): The RET instruction pops the return address from both stacks (the shadow and the owned by the process) and compares them. If the return addresses from the two stacks do not match, the processor signals a control protection exception (#CP).
  - Indirect Branch Tracking (IBT): The CPU implements a state machine that tracks indirect jmp and call instructions. When one of these instructions is seen, the state machine moves from IDLE to WAIT\_FOR\_ENDBRANCH state. In WAIT\_FOR\_ENDBRANCH state the next instruction in the program stream must be an ENDBRANCH. If an ENDBRANCH is not seen the processor causes a control protection exception (#CP), else the state machine moves back to IDLE state.



### CFI-ANALYZER



# BSides CBA 2019 ---

# CFI-ANALYZER high level architecture





#### CFI-ANALYZER execution summary

- 1. Process Manager starts the process.
- 2. Process Manager sets a BP in the entry point.
- 3. Event Manager receives de entry point signal and orders the process manager to set the remaining breakpoints in all CALL and RET instructions. Then it starts the trace and continues.
- 4. After hitting each breakpoint Event Manager stops the trace, analyzes the data, enables the trace, and continue.

Let's show a demo!!!



#### CFI-ANALYZER - Next Steps

- JUMPs and CALLs CFI support.
- Multiple thread support.
- Kernel code support.
- Per-core and per-process support.







## Any question?









## THANKS, EVERYBODY!!!

#### Diego Provinciani

diegoprovinciani@gmail.com





